Reg No.:\_\_\_\_\_ ## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY Eighth Semester B. Tech. Degree Examinations, September 2020 ## Course Code: CS404 Course Name: Embedded Systems Max. Marks: 100 Duration: 3 Hours PART A Answer all questions, each carries 4 marks. Marks What are the building blocks of UML? (4) List the pros and cons of assembly language based embedded firmware (4) development 3 Which are the different levels of abstraction that have to be analysed to understand the real-time behaviour of an embedded computing system? List out the major drawbacks of 'super loop' based embedded system design 4 (4) with suitable examples. Differentiate between In System Programming (ISP) and In Application Programming (IAP). What is the purpose of 'Reverse engineering' in Embedded Product 6 (4) development? Also explain the tools used for reverse engineering. Draw a sequential program model for Seat Belt Warning System of an automobile 8 Describe the Interrupt Handling mechanism of MicroC/OSII kernel. (4) 9 What are the recent trends in embedded operating systems? (4) 10 What are the limitations of standard Java in embedded application development? (4) PART B Answer any two full questions, each carries 9 marks. Draw a system architecture diagram for a GPS hand held map and refine it to 11 (9) hardware and software architectural block diagrams with explanation. a) Draw a Finite State Machine diagram for modeling the operation of a timer, indicating and explaining all the states, events, transitions and actions. Compare embedded systems and general purpose computers. (4)Explain Data Flow Graph/Diagram (DFGs) with an example. (3) ## 04000CS404052002 | b) | Which type of embedded applications is best modeled using DFGs? | (1) | |----|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | c) | Illustrate multiple inheritance in UML with a neat diagram. | (5) | | | PART C | | | | Answer any two full questions, each carries 9 marks. | | | | Illustrate a typical embedded system development environment with a neat | (9) | | | figure and explain each of its components. | | | | Describe embedded firmware design approaches. | (9) | | a) | List the advantages of High Level Language Based Development of embedded | (4) | | | firmware. | | | b) | List and explain the advantages and limitations of Simulator Based Debugging. | (5) | | | PART D | | | | Answer any two full questions, each carries 12 marks. | | | a) | Three processes with process IDs PI, P2, P3 with estimated completion time 10, | (6) | | | 5, 7 milliseconds and priorities 0, 3,2 (0—highest priority, 3—lowest priority) | | | | respectively enters the ready queue together. Calculate the waiting time and | | | | Turn Around Time (TAT) for each process and the Average waiting time and | | | | Turn Around Time (Assuming there is no I/O waiting for the processes) in | | | | priority based scheduling algorithm. | | | b) | | (6) | | -, | | (-) | | | | (12) | | | | (12) | | | embedded product development life cycle. | | | a) | State and explain the three primary objectives of Embedded Product | (6) | | | Development Life Cycle (EDLC) | | | | a) b) | PART C Answer any two full questions, each carries 9 marks. Illustrate a typical embedded system development environment with a neat figure and explain each of its components. Describe embedded firmware design approaches. a) List the advantages of High Level Language Based Development of embedded firmware. b) List and explain the advantages and limitations of Simulator Based Debugging. PART D Answer any two full questions, each carries 12 marks. a) Three processes with process IDs Pl, P2, P3 with estimated completion time 10, 5, 7 milliseconds and priorities 0, 3,2 (0—highest priority, 3—lowest priority) respectively enters the ready queue together. Calculate the waiting time and Turn Around Time (TAT) for each process and the Average waiting time and Turn Around Time (Assuming there is no I/O waiting for the processes) in priority based scheduling algorithm. b) What are the important functional and non-functional requirements that need to be analysed in the selection of an RTOS for an embedded design? Describe the modelling techniques for modelling the stages involved in the embedded product development life cycle. a) State and explain the three primary objectives of Embedded Product | b) Explain the various activities performed during the Deployment phase of an